### **Various Flop Coding Styles and Optimization**

## Why do we need flops and how do they prevent glitches in the circuit?

Glitches can occur in digital circuits due to various reasons such as signal delays, noise, or timing issues. Flops prevent glitches during the operation in the following ways:

- Synchronization: Flops are edge-triggered devices, meaning they respond only to transitions of the input signal (e.g., rising edge, falling edge). This synchronization ensures that the output changes only at specific points, reducing the likelihood of glitches caused by transient signal variations.
- Timing Control: Flops are typically controlled by a clock signal, ensuring that all circuit operations occur synchronously. This eliminates timing issues that could lead to glitches due to data arriving at different times.



```
root@vsd: /home/mjcet/Desktop/raheem/week1/day1/vsd...
opt_cl
       dff asyncres.v (/home/mjcet/Desk...op/verilog_files) (1 of 2) - VIM -
partia
Patter File Edit Tools Syntax Buffers Mindow Help
patte
root@\@@@@
                    96 X 66 <u>44</u>1 79-
                                                                                      nAndSynthe
sisWor
demux module dff_asyncres ( input clk , input async_reset , input d , output reg q )
demux always @ (posedge clk , posedge async_reset)
dff_arbegin
              if(async_reset)
dff_a
                      q <= 1 b0;
dff a
              else
root@
                      q <= d;
                                                                                     nAndSynthe
sisWor<mark>endmodule</mark>
demux_dff_asyncres.v
                                                                 1,0-1
dff_a
dff_a:module dff_syncres ( input clk , input async_reset , input sync_reset , input d
dff_a; , output reg q ); always @ (posedge clk )
root@\begin
                                                                                     nAndSvnthe
              if (sync_reset)
sisWo
                      q \leftarrow 1'b0;
root@
                                                                                     nAndSynthe
              else
sisWo
                      a <= d:
VCD ir<mark>end
root@v</mark>
                                                                                     nAndSynthe
sisWor
2 filddff_syncres.v
                                                                 1.0-1
                                                                              All \sqrt{}
Z Till dff_syncres.v" 10L, 1900
E285: ratted to create in
E285: Failed to create input contextroot@vsd:/home/mjcet/Desktop/raheem/week1/d
ay1/vsdflow/sky130RTLDesignAndSynthesisWorkshop/verilog_files# |
```

```
root@vsd:/home/mjcet/Desktop/raheem/week1/day1/vsdflow/sky130RTLDesignAndSynthe
sisWorkshop/verilog files# iverilog d
demux case.v
                         dff_asyncres.v
                                                  dff const4.v
                         dff_async_set.v
                                                 dff_const5.v
demux_generate.v
dff_ares.net.v
                         dff_const1.v
                                                  dff_net.v
   _asyncres_net.v dff_const2.v
_asyncres_syncres.v dff_const3.v
dff_asyncres_net.v
                                                  dff syncres.v
root@vsd:/home/mjcet/Desktop/raheem/week1/day1/vsdflow/sky130RTLDesignAndSynthe
sisWorkshop/verilog_files# iverilog dff_asyncres.v tb_dff_asyncres.v
root@vsd:/home/mjcet/Desktop/raheem/week1/day1/vsdflow/sky130RTLDesignAndSynthe
sisWorkshop/verilog_files# ./a.out
VCD info: dumpfile tb_dff_asyncres.vcd opened for output.
root@vsd:/home/mjcet/Desktop/raheem/week1/day1/vsdflow/sky130RTLDesignAndSynthe
sisWorkshop/verilog_files# gvim dff_asyncres.v -o dff_syncres.v
2 files to edit
E285: Failed to create input context
E285: Failed to create input contextroot@vsd:/home/mjcet/Desktop/raheem/week1/d
ay1/vsdflow/sky130RTLDesignAndSynthesisWorkshop/verilog_files#
```



```
read_liberty -lib ../lib/sky130_fd_sc_hd_tt_025C_1v80.lib
read_verilog dff_asyncres.v
synth -top dff_asyncres
dfflibmap -liberty ../lib/sky130_fd_sc_hd_tt_025C_1v80.lib
abc -liberty ../lib/sky130_fd_sc_hd_tt_025C_1v80.lib
show
```

```
ABC: + retime
ABC: + strash
ABC: + &get -n
ABC: + &dch -f
ABC: + &nf
ABC: + &put
ABC: + write_blif <abc-temp-dir>/output.blif
5.1.2. Re-integrating ABC results.
ABC RESULTS:
              sky130_fd_sc_hd__clkinv_1 cells:
                    internal signals:
ABC RESULTS:
                                              0
ABC RESULTS:
                                              1
                       input signals:
ABC RESULTS:
                      output signals:
                                              1
Removing temp directory.
```



```
=== dff_syncres ===
   Number of wires:
                                       б
 LibreOffice Writer e bits:
                                       б
   Number of public wires:
                                       5
   Number of public wire bits:
                                       5
   Number of memories:
                                       0
   Number of memory bits:
                                       0
   Number of processes:
                                       0
                                       2
   Number of cells:
                                       1
     $_ANDNOT_
                                       1
     $ DFF P
3.27. Executing CHECK pass (checking for obvious problems).
checking module dff_syncres...
found and reported 0 problems.
```

```
ABC: + &put
ABC: + write_blif <abc-temp-dir>/output.blif

4.1.2. Re-integrating ABC results.
ABC RESULTS: sky130_fd_sc_hd__nor2b_1 cells: 1
ABC RESULTS: internal signals: 0
ABC RESULTS: input signals: 2
ABC RESULTS: output signals: 1
Removing temp directory.
```



#### Mult 2

```
yosys> read verilog mu
                         multiple_module_net.v
                                                  multiple modules hier.v
mul2 net.v
mult_2.v
                         multiple_module_opt.v
                                                  mux_generate.net.v
mult 8.v
                         multiple module opt2.v
                                                  mux generate.v
multiple module herar.v
                         multiple modules.v
                                                  mux spice.v
multiple module hier.v
                         multiple modules flat.v
yosys> read_verilog mu
mul2_net.v
                         multiple_module_net.v
                                                  multiple_modules_hier.v
mult_2.v
                         multiple_module_opt.v
                                                  mux_generate.net.v
                         multiple_module_opt2.v
mult_8.v
                                                  mux_generate.v
multiple module herar.v
                         multiple_modules.v
                                                  mux_spice.v
multiple_module_hier.v
                         multiple_modules_flat.v
yosys> read_verilog mult_2.v
```

```
=== mul2 ===
  Number of wires:
                                      2
  Number of wire bits:
  Number of public wires:
                                      2
  Number of public wire bits:
                                      7
  Number of memories:
                                      0
  Number of memory bits:
                                      0
  Number of processes:
                                      0
  Number of cells:
                                      Θ
8.27. Executing CHECK pass (checking for obvious problems).
checking module mul2...
found and reported 0 problems.
```

```
=== mul2 ===
    Number of wires:
    Number of wire bits:
                                                2
7
    Number of public wires:
    Number of public wire bits:
    Number of memories:
                                                0
    Number of memory bits:
                                                0
    Number of processes:
Number of cells:
                                                0
                                                0
8.27. Executing CHECK pass (checking for obvious problems).
checking module mul2...
found and reported 0 problems.
yosys> abc -liberty ../lib/sky130_fd_sc_hd__tt_025C_1v80.lib
9. Executing ABC pass (technology mapping using ABC).
9.1. Extracting gate netlist of module `\mul2' to `<abc-temp-dir>/input.blif'.. Extracted 0 gates and 0 wires to a netlist network with 0 inputs and 0 outputs. Don't call ABC as there is nothing to map.
Removing temp directory.
```



Mult8

```
root@vsd: /home/mjcet/Desktop/raheem/week1/day1/vsd...
                                                          Q ≡
13.24.5. Finished fast OPT passes.
13.25. Executing HIERARCHY pass (managing design hierarchy).
13.25.1. Analyzing design hierarchy...
Top module: \mult8
13.25.2. Analyzing design hierarchy...
Top module: \mult8
Removed 0 unused modules.
13.26. Printing statistics.
=== mult8 ===
  Number of wires:
  Number of wire bits:
  Number of public wires:
  Number of public wire bits:
                                    9
  Number of memories:
                                     0
  Number of memory bits:
                                     0
  Number of processes:
                                     0
  Number of cells:
                                     0
13.27. Executing CHECK pass (checking for obvious problems).
checking module mult8...
found and reported 0 problems.
```



# Different types of flops

The screenshot below shows DFF with asynchronous reset HDL simulation in Iverilog and waveform display in GTKwave. Irrespective of the clock and d, as soon as  $async_reset=1$ , q=0.

## **Synthesizing flops**

The command to synthesize *DFF with asynchronous reset* as an example read\_liberty -lib ../lib/sky130\_fd\_sc\_hd\_tt\_025C\_1v80.lib read\_verilog dff\_asyncres.v synth -top dff\_asyncres dfflibmap -liberty ../lib/sky130\_fd\_sc\_hd\_tt\_025C\_1v80.lib abc -liberty ../lib/sky130\_fd\_sc\_hd\_tt\_025C\_1v80.lib show

On synthesizing **DFF with synchronous reset** we get NOR gate with inverted d as shown in the screenshot below. However, on evaluating the boolean expression, we reached the same logic realization.

| n it |
|------|
|      |
|      |
|      |
|      |

# Synthesizing mult2 (multiply by 2)

To implement y[3:0] = 2\*a[2:0], we append a 1'b0 to the a[2:0] i.e, y[3:0] = {a[2:0],0}. This is also equal to left shift the input bits by 1. This can be realized by just wiring. So we expect no hardware which is also seen in the screenshot below, analysis after synthesis and show. The command 'abc' is not required for mapping when there are no cells.

## Synthesizing mult9 (multiply by 9 or 8+1)

y=9\*a can be considered 8\*a+1\*a To implement y[5:0] = 9\*a[2:0], we append 000 to a[2:0] and then add a i.e, y[5:0] =  $\{a[2:0],000\} + a[2:0]$ . This can be realized just by wiring. So we expect no hardware which is also seen in the screenshot below, analysis after synthesis and show. The command 'abc' is not required for mapping when there are no cells.